Mobile QR Code
Title A Charge Balanced Neural Stimulation Integrated Circuit with Chopped Anodic Pulse Control
Authors 손진영(Jin-Young Son) ; 차혁규(Hyouk-Kyu Cha)
DOI https://doi.org/10.5573/ieie.2019.56.9.19
Page pp.19-25
ISSN 2287-5026
Keywords implantable biomedical devices, electrical stimulation, charge balancing, chopped pulse, CMOS
Abstract This paper presents a neural stimulator integrated circuit(IC) using chopped pulse waveform for high power efficiency and charge balancing. The proposed IC is designed using 0.18-μm standard CMOS process and consists of electric stimulation circuit and charge balancing circuit. Transistor stacking and dynamic gate biasing technique are used to protect the output current driver and charge balancing circuit from high voltage stress. The proposed system has flexibility to select two types of stimulation waveform according to the situation. A very simple digital logic circuit consisting of a comparator and D-Latch performs safe charge balancing to prevent the accumulation of residual potential on the electrodes.