Title |
The DWA Design with Improved Structure by Clock Timing Control |
Authors |
김동균(Kim, Dong-Gyun) ; 신홍규(Shin, Hong-Gyu) ; 조성익(Cho, Seong-Ik) |
Keywords |
DWA ; Dynamic Element Matching ; Sigma-Delta Modulator ; Multibit |
Abstract |
In multibit Sigma-Delta Modulator, DWA(Data Weighted Averaging) among the DEM(Dynamic Element Matching) techniques was widely used to get rid of non-linearity that caused by mismatching of unit capacitor in feedback DAC path. this paper proposed the improved DWA architecture by adjusting clock timing of the existing DWA architecture. 2n Register block used for output was replaced with 2n S-R latch block. As a result of this, MOS Tr. can be reduced and extra clock can also be removed. Moreover, two n-bit Register block used to delay n-bit data code is decreased to one n-bit Register. In order to confirm characteristics, DWA for the 3-bit output with the proposed DWA architecture was designed on 0.18um process under 1.8V supply. Compared with the existing architecture. It was able to reduce the number of 222 MOS Tr. |