Mobile QR Code QR CODE

  1. (Department of Electronic Engineering, Sogang University, Seoul 04107, Korea )
  2. (Samsung Electronics Company, Limited, Hwaseong 18448, Korea )



Digital-to-analog converter (DAC), current-steering, cascaded local-element-matching (C-LEM), full-thermometer-coded, source follower

I. Introduction

Recently, the use of quad-high-definition (QHD) displays has grown rapidly not only for multimedia systems such as televisions, smart phones, and tablet PCs, but also for high-quality security surveillance camera systems. Those QHD display systems require a digital-to-analog converter (DAC) with high speed, high resolution, and small chip area. Most of high-speed DACs for display applications employ current-steering architect-tures with advantages in terms of their driving capability (1-3). Especially, to implement a highly linear current-steering DAC at high speed, a full thermometer-coded architecture is more suitable than binary-weighted or segmented topologies (1-3). However, the full thermometer-coded architecture leads to the exponential increase of the number of current cells as the resolution increases. Meanwhile, many calibration schemes have been proposed to improve the static and dynamic performances of high-resolution high-speed DACs (4-8), but those schemes cause the issues of increased circuit complexity and large area for digital circuits.

In this work, simultaneously to achieve the required small chip area, high resolution, and fast sampling rate without any calibration scheme, a 12-bit 180 MS/s current-steering DAC is presented with cascaded local-element-matching (C-LEM) techniques.

II. Architecture

The overall schematic of the proposed 12-bit 180 MS/s current-steering DAC employing C-LEM techniques is shown in Fig. 1. The proposed DAC is based on a full thermometer-coded feature to improve static performances and to reduce glitch errors. The current cells of the DAC consist of a total of four sub-current cell arrays, which are the most significant bit (MSB), two intermediate significant bits (ISBs), and the least significant bit (LSB) unary current cells. Each sub-current cell array is responsible for 7-bit thermometer codes. By configuring the bias current of lower sub-current cell arrays using that of the upper sub-current cell array sequentially, the 12-bit resolution DAC can be implemented with only 28 current cells. The bias voltages, BS<3> and BS<4>, required for the ISB1, ISB2, and LSB sub-current cell arrays, are not obtained directly from the global bias circuit. Instead, the two bias voltages are generated by level shifting two common node voltages (TC1 and TC2) of the upper sub-current cell array with a conventional source follower circuit to simplify the entire bias circuits and bias lines.

Fig. 1. Proposed 12-bit 180 MS/s current-steering DAC.

../../Resources/ieie/JSTS.2020.20.1.099/fig1.png

Fig. 2. Required current cells for (a) conventional 12-bit DAC with a full thermometer-coded architecture, (b) proposed 12-bit DAC with a cascaded local-element-matching scheme.

../../Resources/ieie/JSTS.2020.20.1.099/fig2.png

Fig. 3. Layout floor plan of the sub-current cell arrays.

../../Resources/ieie/JSTS.2020.20.1.099/fig3.png

The PMOS transistors of current cells and bias circuits, and the NMOS transistors of level shifters are implemented with 3.3 V high-voltage transistors supported by this CMOS process considering a differential output signal range of 2.0 V$_{\mathrm{P-P}}$ with the proposed bias scheme. On the other hand, digital circuits such as decoders for converting digital inputs to thermometer codes and digital latches for the switch driving circuits are implemented with 1.8 V nominal transistors.

III. Circuit Description

1. Proposed C-LEM Techniques

Commonly, a thermometer-coded topology is more advantageous for achieving high linearity at high speed operation. However, when a conventional 12-bit current-steering DAC is implemented with full thermometer-coded switching, a total of 4095 current cells is needed as shown in Fig. 2(a). In this particular case, it is difficult to implement a 12-bit level high-resolution DAC since the matching characteristics between all current cells should be considered very strictly (9-13). In the proposed C-LEM techniques, the 12-bit DAC can be realized using only 28 current cells, a reduction of 99.32 % compared to the number of cells required in a typical full thermometer-coded 12-bit DAC as shown in Fig. 2(b). Since the lower sub-current cell arrays use the bias voltage from the upper sub-current cell arrays, the current of the sequential current cells is automatically reduced to 1/8 times of the previous current cells.

The layout floor plan of the proposed sub-current cell arrays is summarized in Fig. 3. Each sub-current cell array is laid out sequentially to drive the adjacent lower sub-current cell array. Based on the proposed layout scheme, only the matching accuracies between current cells in each of the four sub-current cell arrays need to be considered.

As the DAC resolution increases, the number of the bias voltages for each of the sub-current cell arrays also tend to increase highly and the consequent bias circuits become more complex and require large area. The proposed DAC solves this problem fundamentally by employing a simple source follower-based level shifter to generate the required local bias voltages as described in Fig. 4. Two bias voltages, BS <1> and BS <2>, needed for the MSB and ISB1 sub-current cell arrays, are generated directly by the global bandgap reference (BGR) and bias circuits. Meanwhile, two separate bias voltages, BS <3> and BS <4>, needed for the ISB2 and LSB sub-current cell arrays, are obtained by dropping a constant voltage from two common node voltages, TC1 and TC2, of ISB1 and ISB2 sub-current cell arrays using a simple source follower-based level shifter. If the BS <3> and BS <4> are generated directly in the global BGR and bias circuits, such as the BS<1> and BS<2>, multiple-cascode current mirrors or complex bias circuits using more current branches can be required. It leads to additional device usage and power consumption; in addition, the required global bias lines from the bias circuits to sub-current cell arrays significantly increase implementation complexity and chip area.

Fig. 4. Bias voltages using source follower-based level shifters.

../../Resources/ieie/JSTS.2020.20.1.099/fig4.png

Fig. 5. Unit-current cell design considerations.

../../Resources/ieie/JSTS.2020.20.1.099/fig5.png

Fig. 6. Layout and die photo of the prototype DAC.

../../Resources/ieie/JSTS.2020.20.1.099/fig6.png

Fig. 7. Measured DNL and INL of the prototype DAC.

../../Resources/ieie/JSTS.2020.20.1.099/fig7.png

As a result, the proposed DAC architecture based on the C-LEM techniques is suitable for realizing a high resolution due to a relatively moderate local matching requirement between current cells (14). In addition, the reduced number of the current cells not only enables the area-efficient DAC implementation, but also minimizes the performance degradation caused by undesirable voltage drops along the power line.

2. Unit-current Cell Design

As shown in Fig. 5, the channel length of the transistors for the unit current cell is designed to be 3.6 ${\mathrm{\mu}}$m on the basis of the simulated Monte Carlo analysis, where the differential non-linearity (DNL) is verified to be within 1 LSB at a 12-bit resolution, minimizing the performance degradation caused by mismatch. The cascode transistors in the differential switch of the current cell increase the output impedance, while separate dummy switches eliminate the glitch energy generated during high-speed switching operation (15-18).

IV. Measurement Results

The prototype 12-bit 180 MS/s DAC is implemented in a 0.18 ${\mathrm{\mu}}$m CMOS process, as shown in Fig. 6. The DAC occupies an active die area of 0.21 mm$^{2}$ and consumes 38.2 mW with an analog voltage of 3.3 V and a digital voltage of 1.8 V.

The measured DNL and integral non-linearity (INL) are within 0.50 LSB and 0.78 LSB, respectively, at a 12-bit resolution as shown in Fig. 7.

The measured DAC output spectrum at 180 MS/s with a 1 MHz input shows spurious-free dynamic range (SFDR) of 65.33 dB, as illustrated in Fig. 8(a). The SFDR variations are shown in Fig. 8(b) with increasing input frequencies at a sampling rate of 180 MS/s. When the input frequency is increased to the Nyquist frequency, the measured SFDR remains above 62.73 dB.

Table 1 shows a comparison between the proposed DAC and most recently reported DACs of similar specifications. The prototype DAC achieves competitive static and dynamic performances without any calibration, occupying a small chip area although implemented with 3.3 V high-voltage transistors in a 0.18 ${\mathrm{\mu}}$m CMOS process.

Table 1. Performance summary and comparison of the DACs

[1]

[5]

[8]

This work

Resolution [bits]

12

14

12

12

Speed [MS/s]

180

200

100

180

Supply [V]

1.8

1.5

1.5 (A)

1.2 (D)

3.3 (A)

1.8 (D)

Power [mW]

38

28

18

38

Output Current [mA]

-

10

16

10

Number of

Current Cells

128

64

78

28

DNL / INL [LSB]

2.4 / 3.0

0.66 / 0.64

- / 1.3

0.50 / 0.78

SFDR [dB]

-

67.0

68.3

65.3

Calibration

No

Yes

No

No

Area [mm$^{2}$]

0.36

0.90

0.21

0.21

Process [CMOS]

0.18 ${\mathrm{\mu}}$m

90 nm

0.13 ${\mathrm{\mu}}$m

0.18 ${\mathrm{\mu}}$m

Fig 8. Measured dynamic performance of the prototype DAC (a) Output spectrum at 180 MS/s with a 1 MHz input, (b) SFDR versus input frequency.

(a)../../Resources/ieie/JSTS.2020.20.1.099/fig8-a.png

(b)../../Resources/ieie/JSTS.2020.20.1.099/fig8-b.png

V. Conclusions

This work proposes a 12-bit 180 MS/s current-steering DAC for high-resolution, high-speed, and small ship area video applications. The proposed DAC employs C-LEM techniques significantly to reduce the required number of current cells in the DAC to 28, a reduction of 99.32 % compared to the number of current cells required in the conventional 12-bit full thermometer-coded switching. The overall bias circuits are highly simplified by generating the required bias voltages with a typical source follower-based level shifter. The prototype DAC is implemented using a 0.18 ${\mathrm{\mu}}$m CMOS process, and the active die area is 0.21 mm$^{2}$. The measured DNL and INL are 0.50 LSB and 0.78 LSB respectively, and the SFDR is a maximum of 65.33 dB at 180 MS/s. Output current and differential output voltage are 10 mA and 2 V$_{\mathrm{P-P}}$, with analog and digital power supplies of 3.3 V and 1.8~V respectively.

ACKNOWLEDGMENTS

This work was supported by Industrial Human Resources and Skill Development Program (N0001415, Display Expert Training Project for Advanced Display equipments and components engineer) funded by the Ministry of Trade, Industry & Energy (MOTIE, Korea). Also, this work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIT) (No. 2019R1F1A1051493).

REFERENCES

1 
Chou F. T., et al , 2015 ISCAS 2015 Digest of Technical Papers IEEE International Symposium on, A novel 12-bit current-steering DAC with two reference currents, Circuits and SystemsDOI
2 
Park J., Lee S. C., Lee S. H., Vol 35, 3 V 10-bit 70 MHz D/A converter for video applications, Electron. Letters, Vol. , No. , pp. -DOI
3 
Shen M.-H., Huang P.-C., Sep, A Low Cost Calibrated DAC for High-Resolution Video Display System, Very Large Scale Integration Systems, IEEE Transactions on, Vol. 20, No. 9, pp. 1743-1747DOI
4 
Lee H., Kim J., Agu, A 12-bit 220 MS/s Area-efficient DAC in 65nm CMOS with Calibration-DAC Assisted Linearity Enhancement, Semicon-ductor and Technology and Sience, Journal of}, Vol. 18, No. 4, pp. 433-437DOI
5 
Liu R., Pileggi L., Jul, Low-Overhead Self-Healing Methodology for Current Matching in Current-Steering DAC, Circuits and Systems II, IEEE Transactions on, Vol. 62, No. 7, pp. 651-655DOI
6 
Greenwald E., et al , Jan, A CMOS Current Steering Neurostimulation Array with Integrated DAC Calibration and Charge Balancing, Biomedical Circuits and Systems, IEEE Transactions on, Vol. 11, No. 2, pp. 324-335DOI
7 
Lin W. T., Huang H. Y., Kuo T. H., Mar, A 12-bit 40 nm DAC Achieving SFDR 70 dB at 1.6 GS/s and IMD 61dB at 2.8 GS/s With DEMDRZ Technique, Solid-State Circuits, IEEE Journal of, Vol. 49, No. 3, pp. 708-717DOI
8 
Mao W., et al , May, High Dynamic Performance Current-Steering DAC Design With Nested-Segment Structure, Very Large Scale Integration Systems, IEEE Transactions on, Vol. 26, No. 5, pp. 995-999DOI
9 
Mehrjoo M. S., Buckwalter J. F., May, A 10 bit, 300 MS/s Nyquist Current-Steering Power DAC with 6 V$_{\mathrm{P-P}}$ Output Swing, Solid-State Circuits, IEEE Journal of, Vol. 49, No. 6, pp. 1408-1418DOI
10 
Kuo K. C., Wu C. W., Aug, A Switching Sequence for Linear Gradient Error Compensation in the DAC Design, Circuits and Systems II, IEEE Transactions on, Vol. 58, No. 8, pp. 502-506DOI
11 
Park G., Song M., May, A CMOS Current-Steering D/A Converter with Full-Swing Output Voltage and a Quaternary Driver, Circuits and Systems II, IEEE Transactions on, Vol. 62, No. 5, pp. 441-445DOI
12 
Shen M.-H., Tsai J.-H., P.-C Huang , May, Random Swapping Dynamic Element Matching Technique for Glitch Energy Minimization in Current-Steering DAC, Circuits and Systems II, IEEE Transactions on, Vol. 57, No. 5, pp. 369-373DOI
13 
Mukhopadhyay I., et al , Mar, Dual-Calibration Technique for Improving Static Linearity of Thermometer DACs for I/O, Very Large Scale Integration Systems, IEEE Transactions on, Vol. 2 4, No. 3, pp. 1050-1058DOI
14 
Bastos J., et al , Dec, A 12-bit Intrinsic Accuracy High-Speed CMOS DAC, Solid-State Circuits, IEEE Journal of, Vol. 33, No. 12, pp. 1959-1969DOI
15 
Chou F.-T., Hung C.-C., Jun, Glitch Energy Reduction and SFDR Enhancement Techniques for Low-Power Binary-Weighted Current-Steering DAC, Very Large Scale Integration Systems, IEEE Transactions on, Vol. 24, No. 6, pp. 2407-2411DOI
16 
Kim S.-N., et al , Sep, A 6-bit 3.3 GS/s Current-Steering DAC with Stacked Unit Cell Structure, Semiconductor and Technology and Sience, Journal of, Vol. 12, No. 3, pp. 270-277DOI
17 
Li X., et al , Aug, A 14 Bit 500 MS/s CMOS DAC Using Complementary Switched Current Sources and Time-Relaxed Interleaving DRRZ, Circuits and Systems I: Fundamental Theory and Applica\-tions, IEEE Transactions on, Vol. 61, No. 8, pp. 2337-2347DOI
18 
Olieman E., A.-J Annema , Nauta B., Mar, An Interleaved Full Nyquist High-Speed DAC Technique, Solid-State Circuits, IEEE Journal of, Vol. 50, No. 3, pp. 704-713DOI

Author

Jun-Sang Park
../../Resources/ieie/JSTS.2020.20.1.099/au1.png

Jun-Sang Park received the B.S. and M.S. degrees in electronic engineering from Sogang University, Seoul, Korea, in 2012 and 2014, respectively, where he is currently pursuing the Ph.D. degree.

He is a recipient of a scholarship sponsored by Samsung electronics.

His current interests are in the design of high-resolution low-power CMOS data converters, PMICs, and very high-speed mixed-mode integrated systems.

Tai-Ji An
../../Resources/ieie/JSTS.2020.20.1.099/au2.png

Tai-Ji An received the B.S. degree in electronic engineering from University of Seoul, Korea, in 2007, and the M.S. and Ph.D. degrees in electronic engineering from Sogang University, Korea, in 2013 and 2019, respectively.

From 2007 to 2011, he was with Luxen Technologies, where he had developed various power-management and analog integrated circuits.

Dr. An has been with the Samsung Electronics Co., Ltd. and has developed power monitoring IP’s for low-power mobile application processors.

Hee-Cheol Choi
../../Resources/ieie/JSTS.2020.20.1.099/au3.png

Hee-Cheol Choi was born in Seoul, Korea.

He received the B.S., M.S., and Ph.D. degrees in electronic engineering from Sogang University, Seoul, Korea, in 1994, 1996, and 2009.

From 1996 to 2006, he worked as a senior engineer at Samsung Electronics.

Currently, he is a Professor of University-Industry cooperation in the Department of Electronic Engineering, Sogang University.

His work focuses mainly on sensor chip design and his research interests are high-resolution low-power CMOS data converters and analog front-ends for video signal processing.

Gil-Cho Ahn
../../Resources/ieie/JSTS.2020.20.1.099/au4.png

Gil-Cho Ahn received the B.S. and M.S. degrees in electronic engi-neering from Sogang University, Seoul, Korea, in 1994 and 1996, respectively, and the Ph.D. degree in electrical engineering from Oregon State University, Corvallis, in 2005.

From 1996 to 2001, he was a Design Engineer at Samsung Electronics, Kiheung, Korea, working on mixed analog-digital integrated circuits.

From 2005 to 2008, he was with Broadcom Corporation, Irvine, CA, working on AFE for digital TV.

Currently, he is a Professor in the Department of Electronic Engineering, Sogang University.

His research interests include high-speed, high-resolution data converters and low-voltage, low-power mixed-signal circuits design.

Seung-Hoon Lee
../../Resources/ieie/JSTS.2020.20.1.099/au5.png

Seung-Hoon Lee received the B.S. and M.S. degrees in electronic engineering from Seoul National University, Korea, in 1984 and 1986, respectively, and the Ph.D. degree in electrical and computer engineering from the University of Illinois, Urbana-Champaign, in 1991.

He was with Analog Devices Semiconductor, Wilmington, MA, from 1990 to 1993, as a Senior Design Engineer.

Since 1993, he has been with the Department of Electronic Engineering, Sogang University, Seoul, where he is currently a Professor.

His current research interests include design and testing of high-resolution high-speed CMOS data converters, CMOS communication circuits, integrated sensors, and mixed-mode integrated systems.